Wireless Digital Communications FPGA Design Engineer Architecture - Salt Lake City, UT at Geebo

Wireless Digital Communications FPGA Design Engineer

Description:
Job Title:
Wireless Digital Communications FPGA Design EngineerJob Code:
CS20230702-96711Job Location:
Salt Lake City, UT
Job Description:
We are looking for a talented FPGA design engineer with industry experience in wireless digital communications, modems, networking, and/or digital signal processing (DSP).
We design advanced wireless digital communication systems and electronic warfare systems.
Development efforts include the whole lifecycle of designs from proposals, requirement definition, coding, simulation, synthesis, place and route, verification testing, and system support.
We are looking for an engineer who enjoys challenging work with a team of talented engineers and can work well both in a team and as an individual contributor.
Salt Lake City provides incredible year-round outdoor recreation options and cultural experiences, and L3Harris values your work/life balance so you can enjoy these opportunities.
Areas of desired technical experience or education include:
Modulation Demodulation Digital filters Forward Error Correction (FEC) Electronic Warfare Networking Industry standard interfaces (e.
g.
10/100/1000 Ethernet, SPI, UART, SDRAM, DDR3, JESD, PCIe, Ethernet).
FPGA verification through simulation and unit testing.
Qualifications:
Bachelor's Degree and a minimum of 12 years of prior relevant experience.
Graduate Degree and a minimum of 10 years of prior related experience Preferred Skills:
Minimum of 12 years with FPGA Design experience Experience in either VHDL (preferred) or Verilog development languages.
Experience implementing complex modem and/or DSP circuits in programmable logic using FPGA devices.
Equivalent experience in ASIC design is also applicable.
Experience in simulation, synthesis, and placement software tools such as ModelSim, Synplicity, Xilinx Vivado / ISE and/or Altera Quartus development tool sets.
Experience with HLS (High-Level Synthesis) Experience with timing closure in large FPGAs.
Experience in laboratory debug techniques using digital scopes, logic analyzers, BERTS, and other complex measurement devices.
FPGA Design using High-speed serial interfaces (3
Gbps) Familiarity with code revision management tools such as Git/Clearcase.
Familiarity with C/C++/C# and Matlab/Simulink.
Security Clearance:
Security clearances may only be granted to U.
S.
citizens.
In addition, applicants who accept a conditional offer of employment may be subject to government security investigation(s) and must meet eligibility requirements for access to classified information.
Recommended Skills C Sharp (Programming Language) C+
(Programming Language) Debugging Digital Signal Processing Ethernet Fault Detection And Isolation Estimated Salary: $20 to $28 per hour based on qualifications.

Don't Be a Victim of Fraud

  • Electronic Scams
  • Home-based jobs
  • Fake Rentals
  • Bad Buyers
  • Non-Existent Merchandise
  • Secondhand Items
  • More...

Don't Be Fooled

The fraudster will send a check to the victim who has accepted a job. The check can be for multiple reasons such as signing bonus, supplies, etc. The victim will be instructed to deposit the check and use the money for any of these reasons and then instructed to send the remaining funds to the fraudster. The check will bounce and the victim is left responsible.